# An Analytical Model for False Turn-On Evaluation of High-Voltage Enhancement-Mode GaN Transistor in Bridge-Leg Configuration

Ruiliang Xie, Student Member, IEEE, Hanxing Wang, Student Member, IEEE, Gaofei Tang, Xu Yang, Member, IEEE, and Kevin J. Chen, Fellow, IEEE

Abstract—Compared with the state-of-the-art Si-based power devices, enhancement-mode Gallium Nitride (E-mode GaN) transistors have better figures of merit and exhibit great potential in enabling higher switching frequency, higher efficiency, and higher power density for power converters. The bridge-leg configuration circuit, consisting of a controlling switch and a synchronous switch, is a critical component in many power converters. However, owing to the low threshold voltage and fast switching speed, E-mode GaN devices are more prone to false turn-on phenomenon in bridgeleg configuration, leading to undesirable results, such as higher switching loss, circuit oscillation, and shoot through. In order to expand gate terminal's safe operating margin without increasing reverse conduction loss during deadtime, negative gate voltage bias for turn-off and antiparallel diode could be applied to E-mode GaN device. In this paper, with consideration of strong nonlinearities in C-V and I-V characteristics of high-voltage (650 V) E-mode GaN transistors, analytical device models are first developed. Then, we develop an analytical circuit model that combines the circuit parameters with intrinsic characteristics of the high-voltage GaN transistor and antiparallel diode. Thus, key transient waveforms with regard to the false turn-on problem can be acquired, including displacement current and false triggering voltage pulse on gate terminal. The simulated waveforms are then verified on a testing board with GaN-based bridge-leg circuit. In contrast to piecewise switching process models and PSpice simulation, the proposed model exhibits outstanding performances. To provide design guidelines for mitigating false turn-on of GaN transistor, the impacts of different circuit parameters, along with the optimum negative gate voltage bias, are investigated based on the proposed model.

Index Terms—Bridge-leg configuration, false turn-on, gate drive design consideration, high-voltage enhancement-mode Gallium Nitride (E-mode GaN) transistor.

Manuscript received April 22, 2016; revised August 16, 2016; accepted October 6, 2016. Date of publication October 19, 2016; date of current version March 24, 2017. Recommended for publication by Associate Editor J. Wang. (Corresponding author: Kevin J. Chen.)

R. Xie is with the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong, and also with the School of Electrical Engineering, Xi'an Jiaotong University, Xi'an 710049, China (e-mail: xie19902009@163.com).

H. Wang, G. Tang, and Kevin J. Chen are with the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong (e-mail: hwangar@connect.ust.hk; gtangaa@connect.ust.hk; eekjchen@ust.hk).

X. Yang is with the School of Electrical Engineering, Xi'an Jiaotong University, Xi'an 710049, China (e-mail: yangxu@mail.xjtu.edu.cn).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TPEL.2016.2618349

# I. INTRODUCTION

EXT-generation power electronic converters are expected to deliver high power density and high conversion efficiency, and heavily rely on the advancement of power semiconductor device technology [1]. After several decades of intensive development, the mainstream Si power devices are close to their fundamental material limits. Further performance enhancement in power converters requires adoption of wide bandgap semiconductors (SiC, GaN, diamond, etc.) with superior material properties. Among the wide bandgap power devices, the GaN-on-Si lateral heterojunction power devices are emerging as a competitive candidate since they can be manufactured on low-cost and large-size Si substrates using existing Si process lines [2]–[6]. In particular, high-performance enhancement-mode Gallium Nitride (E-mode GaN) transistors are commercially available for single-chip solution [7]–[9].

GaN power devices can be adopted in bridge-leg or phase-leg configuration [formed by a controlling switch (CtrlSW) and a synchronous switch (SyncSW)] that is commonly used in various power converters, including synchronous buck converter, synchronous boost converter, single-phase inverter, etc., [10]. However, during the turn-on process of CtrlSW under highspeed switching, the bridge-leg circuit suffers from false triggering pulses at the gate of SyncSW. When the false triggering voltage exceeds the threshold voltage  $V_{\rm th}$  of SyncSW, a false turn-on of SyncSW will takes place [11]. The false turn-on problem in Si-based bridge-leg configuration has been analyzed in details [12]-[22]. During the deadtime, both CtrlSW and SyncSW are in OFF state, and the antiparallel diode or the body diode of SyncSW conducts the load current. With CtrlSW being turned ON, the load current will be gradually transferred from the freewheeling diode to CtrlSW. After CtrlSW takes all the load current and the freewheeling diode is turned OFF, the consequent rise in drain-to-source voltage of SyncSW will induce a displacement current that charges up the gate-drain capacitance of SyncSW, resulting in a false triggering pulse at the gate terminal. The impact of gate resistance on false triggering pulse is studied in [12]. As described in [13] and [14], the common source inductance shared by the power loop and the gate drive loop can worsen the false turn-on problem because of the voltage drop on this inductance, which is induced by the fast-changing displacement current in the power loop. In [18], the reverse recovery current of the body diode is regarded as another factor that enlarges false triggering voltage pulse.

Compared with Si-based power devices, E-mode GaN transistors feature significantly smaller input capacitance  $C_{iss}$  [23], [24]. As a result, in a GaN-based bridge-leg, the fast switching speed of the CtrlSW along with the small gate-to-source capacitance  $C_{\rm gs}$  of the SyncSW could possibly cause a higher false triggering voltage. On the other hand, the small  $C_{\rm iss}$  of the SyncSW could lead the gate-loop's resonance frequency to a value near the ringing frequency of the displacement current, inducing resonance oscillation. Thus, the impacts of circuit parameters on false turn-on of the GaN transistor could be more complicated. Besides, the strong nonlinearities in capacitancevoltage (C-V) and current-voltage (I-V) characteristics of the high-voltage GaN device could also lead to different switching transient waveforms from those of Si devices. As the commercially available E-mode GaN transistors feature lower threshold voltage (0.7–1.6 V) [23], [25], the GaN transistor is more sensitive to the circuit parameters and more prone to the false turn-on problem. In addition, since GaN power transistors exhibit inherent reverse conduction capability without body diode in its structure, the reverse recovery charge is of less concern.

Although there exist noticeable differences between the rkan Karakaya Talse turn-on problems in Si-based and GaN-based bridge-leg configurations, limited discussions can be found in the literature. For the purpose of false turn-on evaluation and design optimization, an analytical model that takes into account the non-Inear behaviors of high-voltage GaN device as well as the circuit elements is highly desirable. In previous works, piecewise switching process model and PSpice simulation are the most commonly used approaches for switching behavior or false turnon analysis [18], [26], [27]. With regard to piecewise analysis, the oversimplification of device characteristics along with the discontinuities among different intervals could lead to less accurate transient waveforms. Although the PSpice simulation makes improvement in device modeling and employs continuous circuit simulation, the accuracies of I-V characteristics  $^{\text{Irkan Karakay}}$ under various temperatures and  $C-V_{
m ds}$  (drain-to-source voltage) curves are unsatisfactory. As the internal gate inductance and resistance inside device package could intensify the false triggering voltage [18], it is difficult to monitor the actual false triggering voltage inside device package by PSpice simulation.

> Moreover, the relationship between GaN transistor's input capacitance  $C_{iss}$  and gate-to-source voltage  $V_{gs}$  could significantly affect the  $V_{\rm gs}$  waveform of CtrlSW [18], and consequently influences SyncSW's displacement current and false triggering voltage. However, neither the piecewise process model nor the PSpice simulation has fully taken this factor into account. As a consequence, there always exist remarkable distinctions between the simulation and experimental results. Since the false turn-on of GaN transistor could be affected by the resonance between SyncSW's gate loop and displacement current, it is difficult for the models with less accurate displacement current to achieve good performances in evaluating false turn-on and providing guidelines for circuit optimization.

> In this paper, an analytical model is proposed that can accurately simulate the switching transient waveforms with regard to the false turn-on problem. In Section II, hyperbolic-tangent

function-based analytical device models are first established that are robust and perform well in representing GaN transistor's nonlinear *I–V* and *C–V* characteristics. Then, a continuous circuit-level model is built to simulate the displacement current and the false triggering voltage of SyncSW. In Section III, simulation results obtained from the proposed device/circuit model are verified with measurement from circuit implementation and compared with other models' results. Good agreement between measured and simulated waveforms validates the analytical model. In Section IV, the impacts of various circuit elements and their mechanisms, along with the optimization of the negative gate bias for turn-off, are investigated to provide design guidelines for false turn-on mitigation. Section V concludes the paper.

#### II. MODELING FOR THE FALSE TURN-ON VOLTAGE

In this paper, a negative gate-source voltage bias is applied on the GaN transistor for turn-off, the purposes of which are as follows. First, unlike the method that suppresses the false turnon problem by compromite the device switching speed and increasing switching loss, wang negative gate voltage bias can expand gate terminal's safe operating margin and consequently retains high switching speed of the GaN transistor. Larger safe operating margin of gate-source volt ould also prevent the device from being damaged. Second, sage of negative gate voltage bias can widen the selection ranges of circuit parameters. Thus, more information could be obtained about the impacts of various circuit elements on the false turn-on problem. Third, as there exists a negative gate voltage limit in the high-voltage Emode GaN transistor (around –10 V), it is essential to investigate the optimum value of the negative gate voltage bias.

According to the reverse conduction characteristics of the E-mode GaN transistor, the reverse conduction voltage would be increased by a negative gate voltage [29], leading to higher conduction loss during deadtime. a problem can be solved by shorting out the reverse conducting GaN transistor with an antiparallel Schottky barrier diode (SBD). Although the common source inductance shared by the gate loop and power loop could cause severe false turn-on problem to Si device, it can be intentionally decoupled or eliminated in the GaN transistor. For instance, laying a packaged (e.g., TO-220) GaN transistor flat on printed circuit board (PCB) could largely decouple the gate drive loop from the power loop [10], [29], while using an optimized device package with kelvin connection can remove the common source inductance [30]. Besides, adding external gate-source capacitance is another efficient approach to damp fluctuation on gate-source voltage [31], [32]. Thus, the study object of this paper is a bridge-leg circuit, formed by high-voltage E-mode GaN transistors free of common source inductance and antiparallel SBDs, with negative gate voltage bias and intentionally added external gate-source capacitances. By investigating into this object, the impacts of various circuit elements on false turn-on can be evaluated, and the approaches for mitigating the problem can be developed.

The schematic diagram of the study object is illustrated in Fig. 1, where the high-side switch  $SW_1$  is CtrlSW and the low-side switch SW<sub>2</sub> is SyncSW, both of which are assigned

01

03



Fig. 1. Schematic diagram of GaN-based bridge-leg configuration.

TABLE I
DEFINITIONS OF CIRCUIT PARAMETERS IN GAN-BASED BRIDGE-LEG
CONFIGURATION

| Input voltage               | $V_{ m BUS}$        | Positive gate supply      | $V_{\mathrm{dd}1}$    |
|-----------------------------|---------------------|---------------------------|-----------------------|
| Negative gate supply        | $V_{\mathrm{dd}2}$  | Drain external            | $L_{\mathrm{dk-ex}}$  |
| Source external ind.        | $L_{\rm sk-ex}$     | Drain internal ind.       | $L_{ m dk-in}$        |
| Source internal ind.        | $L_{ m sk-in}$      | Gate resistance           | $R_{\rm gk}$          |
| Gate driver resistance      | $R_{ m drk}$        | Gate internal resistance  | $R_{\rm gk-in}$       |
| SS internal ind.            | $L_{ m ssk-in}$     | Gate internal ind.        | $L_{\rm gk-in}$       |
| Gate lead ind.              | $L_{\mathrm{gk}-l}$ | Source lead ind.          | $L_{sk-l}$            |
| External gate-source cap.   | $C_{\rm gsk-ex}$    | Diode anode ind.          | $L_{\rm ak}$          |
| Diode cathode ind.          | $L_{\rm ck}$        | Gate ind.                 | $L_{\rm gk}$          |
| SS ind.                     | $L_{ m ssk}$        | Diode cap.                | $C_{\mathrm{diode}k}$ |
| Intrinsic gate-source cap.  | $C_{ m gsk}$        | Intrinsic gate-drain cap. | $C_{\mathrm{gdk}}$    |
| Intrinsic drain-source cap. | $C_{ m dsk}$        | Output Filter             | $L/C_{\mathrm{out}}$  |
|                             |                     |                           |                       |

Remarks: "ind." denotes inductance; "cap." denotes capacitance; "k" denotes different switches (k = 1 for CtrlSW and k = 2 for SyncSW).



according to the direction of load current. The intiparallel diode of SW<sub>2</sub> conducts the load current during deadtime. The isolation between the gate drive circuit and the high-side switch is realized by transmitting the input signal through a digital isolator and employing an isolated power supply for the gate drive circuit. Ref<sub>1</sub> and Ref<sub>2</sub> in Fig. 1 represent the voltage reference points of the positive and negative isolated gate voltage supplies. The source-sense (SS) terminal is designed by the device manufacturer as a connector to the gate driver to achieve kelvin connection.

Definitions of circuit parameters are given in Table I, where subscript k=1 or 2 identifies different transistors and diodes. Internal parameters indicate parameters inside device package, while external parameters represent circuit elements of PCB. Source-sense inductance  $L_{\rm ss}$  includes the stray inductance between the driver chip and gate voltage supply, as well as the parasitic inductance between the SS terminal and Ref point. Lead inductance is the sum of the device lead inductance and the stray inductance between  $C_{\rm gs-ex}$  and device.

In order to evaluate the false turn-on of the study object, the nonlinear I–V and C–V characteristics of high-voltage E-mode GaN transistor, along with the behavior of antiparallel SBD,

are first modeled. Then, a circuit-level model is established, which combines device nonlinear behaviors with circuit parameters. By employing the iterative algorithm, the critical transient waveforms, such as displacement currents and false triggering voltage, can be accurately simulated.

# A. Modeling for High-Voltage E-Mode GaN Transistor and Antiparallel SBD

With regard to the switching transient simulation, the device modeling should be mainly focused on the nonlinear I-V and C-V characteristics [27]. The device modeling methods of the PSpice simulation [33] and the latest piecewise switching process models (Mode A for Si MOSFET [18] and Model B for low-voltage GaN transistor [27]) are summarized in Table II. The *I–V* characteristics of piecewise switching process models are expressed by the product of a constant/variable transconductance  $g_m$  and the difference between gate-source voltage and threshold voltage ( $V_{
m gs}-V_{
m th}$ ). Such a method, however, ignores the linear region current as well as the transition zone between the linear and saturation region, and performs poorly in representing GaN transistor's nonlinear behavior (i.e., the bias dependence) in saturation region. Although PSpice device model takes the linear region into account, the features of saturation region and transition zone cannot be accurately reflected. Besides, neither of the two models could fully consider the temperature dependence of the *I–V* curves.

Since the I-V characteristics of GaN transistor largely determine the channel current of CtrlSW, the displacement current and false triggering voltage of SyncSW could not be well simulated without accurate I-V model. In order to accurately represent the I-V characteristics of a GaN transistor, (1) is established. The underlying principle is to make corrections to the I-V equations of Si device the correction functions  $F_1$  to  $F_4$  are expressed in (2)–(5). The correction function  $F_1$  and exponential function  $F_2$  are designed to adjust the saturation region current in small and large scale, respectively. Due to the limited effects of  $F_1$  and  $F_2$  on linear region, a Gaussian distribution function  $F_3$  that only works under small  $V_{\rm ds}$  is introduced. To further enhance the precision in the transition zone, an inverse trigonometric function  $F_4$  with small amplitude is employed

$$\begin{cases} \text{if} & V_{\rm ds} < (V_{\rm gs} - V_{\rm th}) \text{ and } V_{\rm gs} \geq V_{\rm th} \\ & I_{\rm ch} = \beta V_{\rm ds} [2(V_{\rm gs} - V_{\rm th}) - V_{\rm ds}](1 + \lambda V_{\rm ds}) F_1(V_{\rm gs}) \\ & F_2(V_{\rm gs}) F_3(V_{\rm ds}) F_4(V_{\rm gs}, V_{\rm ds}) \\ \text{if} & V_{\rm ds} \geq (V_{\rm gs} - V_{\rm th}) \text{ and } V_{\rm gs} \geq V_{\rm th} \\ & I_{\rm ch} = \beta (V_{\rm gs} - V_{\rm th})^2 (1 + \lambda V_{\rm ds}) F_1(V_{\rm gs}) F_2(V_{\rm gs}) \\ & F_3(V_{\rm ds}) F_4(V_{\rm gs}, V_{\rm ds}) \\ \text{if} & V_{\rm gs} < V_{\rm th} \\ & I_{\rm ch} = 0 \end{cases}$$

$$(1)$$

$$F_1(V_{\rm gs}) = \frac{1 + M_1 V_{\rm gs} + M_2 V_{\rm gs}^2 + M_3 V_{\rm gs}^3 + M_4 V_{\rm gs}^4}{1 + M_5 V_{\rm gs} + M_6 V_{\rm gs}^2 + M_7 V_{\rm gs}^3 + M_8 V_{\rm gs}^4}$$
(2)

$$F_2(V_{gs}) = M_9 \max [M_{10} - M_{11} \exp(-M_{12}V_{gs}), 0]$$
 (3)

| Models         | <i>I-V</i> Characteristics |                 |                   | C-V Characteristics    |                                                                                                                              |                           |
|----------------|----------------------------|-----------------|-------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------|
|                | Linear Region              | Transition Zone | Saturation Region | Temperature Dependence | $\overline{\mathrm{C}_{\mathrm{oss}}/\mathrm{C}_{\mathrm{iss}}/\mathrm{C}_{\mathrm{rss}}}$ versus $\mathrm{V}_{\mathrm{ds}}$ | $C_{iss}$ versus $V_{gs}$ |
| Model A        | /                          | /               | Not Accurate      | /                      | /                                                                                                                            | /                         |
| Model B        | /                          | /               | Not Accurate      | /                      | Not Accurate                                                                                                                 | /                         |
| PSpice Model   | Accurate                   | Not Accurate    | Not Accurate      | Not Accurate           | Not Accurate                                                                                                                 | Not Accurate              |
| Proposed Model | Accurate                   | Accurate        | Accurate          | Accurate               | Accurate                                                                                                                     | Accurate                  |

#### TABLE II COMPARISON AMONG DEVICE MODELING OF DIFFERENT MODELS

Remark: "/" denotes that the aspect is not taken into account in the model.

$$F_3(V_{\rm ds}) = 1 - M_{13} \exp\left[-\frac{(V_{\rm ds} - M_{14})^2}{2M_{15}^2}\right] \tag{4}$$

$$F_4(V_{\rm gs}, V_{\rm ds}) = M_{16} \left[ \frac{-\arctan(M_{17}(V_{\rm gs} - V_{\rm ds})) + \pi/2}{\pi} \right] + M_{18}$$
(5)

 $\beta$ ,  $\lambda$ , and  $M_1-M_{18}$  are constants.

Influences of temperature on I-V characteristics could be expressed by multiplying the *I–V* equations by a temperature Irkan Karakaya coefficient  $\alpha_T$ , which is denoted as

$$\alpha_T = \sum_n N_{1n} \exp\left[-N_{2n}(T - N_{3n})\right] + N_0 \tag{6}$$

$$N_0, \text{ and } N_{1n} - N_{3n} \text{ are constants.}$$

$$N_0 = \sum_n N_{1n} \exp\left[-N_{2n}(T - N_{3n})\right] + N_0 \tag{6}$$

where n,  $N_0$ , and  $N_{1n}$ – $N_{3n}$  are constants.

06

2 notes: The GaN transistor employed in this study is V-30 A enhancement-mode GaN transistor" from GaN Systems. The ranges of parameters used in (1)–(6) are displayed in Tables A (I) and A (II) in Appendix A. Good agreements between the modeled and measured I-V curves are obtained, as shown in Fig. 2. In contrast to the PSpice device model, the proposed device model has the capability of accurately representing GaN transistor's I-V curves under various temperatures. Since the GaN transistor is constructed with numerous identical cells in parallel, with regard to the GaN transistors with different sizes, both the I–V and C–V characteristics are in proportional to their current rates.

The nonlinear characteristics of intrinsic capacitances of the high-voltage GaN transistor, including the effects of field plates [34], can also affect the switching performances of both CtrlSW and SyncSW. The displacement currents and false triggering voltage could be influenced as well. Modeling methods of the nonlinear relationship between intrinsic capacitances and drainto-source voltage  $(C-V_{\rm ds})$  vary among different models. As described in Table II, piecewise process model A uses chargerelated constant intrinsic capacitances. Both piecewise process model B and PSpice model improve the accuracy of  $C-V_{\rm ds}$ modeling, but there still exist noticeable distinctions between measured and modeled curves. In order to accurately represent multiple logarithms  $(F_5)$  with multiple Gaussian distribution

e  $C-V_{
m ds}$  characteristics, a method is employed that combines  $r_{\text{trkan Karakaya}}$  functions  $(F_6)$ , as expressed in (7). The basic trend of the C- $V_{\rm ds}$  is determined by  $F_5$ , while  $F_6$  fills the gaps between the basic and target curves. The ranges of parameters of (7) are presented in Table A (III) in Appendix A. Compared with the  $C-V_{\rm ds}$ 



Fig. 2. (a) Measured and PSpice model's I-V characteristics at 25 °C. (b) Measured and modeled I-V characteristics at 25 °C. (c) Measured and modeled transfer characteristics at 25 °C. (d) Comparison between the I-V characteristics of the PSpice model and proposed model at 150 °C. (e) Comparison between the temperature coefficient of the PSpice model and proposed model.

characteristics of PSpice device model, the modeled curves are in excellent agreement with the measured results, as illustrated in Fig. 3(a) where the input capacitance  $C_{\mathrm{iss}} = C_{\mathrm{gs}} + C_{\mathrm{gd}}$  , the output capacitance  $C_{
m oss} = C_{
m ds} + C_{
m gd}$ , and the reverse transfer



Fig. 3. (a) Comparison of the measured and modeled  $C-V_{
m ds}/V_{
m rev}$  characteristics of GaN transistor and SiC SBD. (b) Comparison of measured and modeled  $C_{\rm iss}-V_{\rm gs}$  characteristic of GaN transistor. (c) Comparison of measured and modeled forward characteristic of SiC SBD.

capacitance  $C_{\rm rss} = C_{\rm gd}$ 

10 ırkan Karakaya  $F_5 + F_6 + C_0 = \sum_{n} A_n \log(1 + \exp(-V_{ds} + V_n))$   $+ \sum_{m} B_m \exp((V_{ds} - V_m)^2 / 2\sigma_m^2) + C_0$ 

where  $A_n$ ,  $V_n$ ,  $B_m$ ,  $V_m$ ,  $\sigma_m$ , and  $C_0$  are constant

(11)

12

During the turn-on process of a transistor, its will significantly increase after the channel region is formed [28]. Howırkan Karakaya ever, in the piecewise switching process models, the  $C_{
m iss}-V_{
m gs}$ relationship has been ignored. As a consequence, inaccurate switching speed and displacement current could be caused during simulation. PSpice device model attempts to express this relationship, but the on-set of  $C_{iss}$ 's rise is of less accuracy, as depicted in Fig. 3(b). Since the p-GaN gate technology is employed in most of the commercially available GaN transistors to achieve normally-off [7], [8], the Schottky contact capacitance be gate metal and p-GaN layer contributes a portion of  $C_{\rm iss}$ . the positive  $V_{\rm gs}$  increasing, the depletion region formed by gate-metal/p-GaN Schottky contact will be widened, making  $C_{iss}$  decline gradually [28]. This feature of the p-GaN device, however, has been neglected in PSpice.

> To represent the  $C_{\rm iss}-V_{\rm gs}$  relationship of the high-voltage E-mode GaN transistor, an inverse trigonometric function based modeling approach is employed, as expressed in (8). The arc tangent function  $F_7$  determines the sharp rise near the  $V_{\rm th}$ , while the effective ranges of  $F_8$  and  $F_9$  are restricted by their exponents. Thus,  $F_8$  and  $F_9$  could affect the variation trend of  $F_7$  before

TABLE III COMPARISON AMONG THE CIRCUIT-LEVEL MODELING OF DIFFERENT MODELS

| Models   | Parameters of<br>Diode | Gate Driver's<br>Resistance | Continuity of the Model | Observe Inside<br>Package |
|----------|------------------------|-----------------------------|-------------------------|---------------------------|
| Model A  | Not Accurate           | /                           | Discontinuous           | Capable                   |
| Model B  | /                      | /                           | Discontinuous           | Capable                   |
| PSpice   | Accurate               | Accurate                    | Continuous              | Incapable                 |
| Proposed | Accurate               | Accurate                    | Continuous              | Capable                   |

Remark: "/" denotes that the aspect is not taken into account in the model.

and after the sharp rise, respectively. Similar to the equation for  $C-V_{\rm ds}$  curves, multiple Gaussian distribution functions (denoted as  $F_{10}$ ) are brought in to enhance the precision. The ranges of parameters are presented in Table A (IV) in Appendix A, and the modeled  $C_{\rm iss} - V_{\rm gs}$  characteristic is plotted in Fig. 3(b) in contrast to that of PSpice device model. In addition, the hyperbolic tangent functions employed in the C-V modeling could make the device model more robust

$$C_{iss}(V_{gs}) = P_0 + F_7 + F_8 + F_9 + F_{10}$$

$$= P_0 + P_1 \arctan[P_2(V_{gs} - V_{th})]$$

$$+ P_3 [\exp(P_4 V_{gs} - P_5)]^{\arctan(P_6 V_{gs} + P_7)}$$

$$+ P_8 [\exp(P_9 V_{gs} - P_{10})]^{\arctan(-P_6 V_{gs} - P_7)}$$

$$+ \sum_k B_k \exp((V_{gs} - V_k)^2 / 2\sigma_k^2)$$
(8)

where  $P_0$ ,  $P_{1j} - P_{5j}$ ,  $B_k$ ,  $V_k$ , and  $\sigma_k$  are constants.

From (7) and (8),  $C_{\rm iss}$  of the GaN transistor is correlated with  $V_{\rm gs}$  and  $V_{\rm ds}$ . However, it is difficult to acquire this correlation by device testing, owing to the extremely large drain current under high  $V_{\rm ds}$  when the transistor is turned ON. In order to approximate the relationship, the  $C_{\rm iss}-V_{\rm ds}$  curve could be multiplied by the normalized  $C_{
m iss}-V_{
m gs}$  curve. As there exist small difference between the modeled  $Q_g$  (6.3 nC) and the  $Q_g$  (6.5 nC) given by device datasheet ( $V_{\rm gs}$  varies from 0 to 7 V under 400 V  $V_{\rm ds}$ ) [23], the approximation method is acceptable.

The antiparallel diode used in this paper is "C3D03060E 600 V-6 A SiC Schottky Diode" from CREE, forward characteristics of which can be expressed by (9), as displayed in Fig. 3(c). The ranges of parameters can be found in Table A (V) in Appendix A. The modeling method for  $C - V_{\rm ds}$  relationships of GaN transistor could be applied to SBD as well, the result of which is depicted in Fig. 3(a)

$$I_f = Q_1 \log[1 + \exp((Q_2 V_{\text{rev}} - Q_3)/Q_4)]$$
 (9)

where  $Q_1$ – $Q_4$  are constants.

## B. Circuit-Level Modeling

On the basis of the device models, a circuit-level modeling can be carried out to obtain the switching transient waveforms related to false turn-on. As shown in Table III, with regard to piecewise switching process models, the discontinuities among the intervals, the less accurate diode parameters, and the negligence of gate driver's resistance could reduce the



Fig. 4. Equivalent circuit of GaN-based bridge-leg configuration with loops and nodes.

accuracy of simulation. In spite of the continuity of PSpice circuit simulation, the actual false triggering voltage inside device package cannot be monitored. As all the circuit elements are taken into account and the waveforms inside device package can be observed, the proposed circuit-level model shows improved performance.

As illustrated in Fig. 4, the displacement currents flowing through externally added and intrinsic capacitances are marked, and the current variables for modeling are defined. Based on the equivalent circuit, the KVL and KCL equations can be derived for circuit modeling. Equations (10) and (11) represent the voltages in gate drive circuit of  $SW_k$ , where k=1 or 2 denotes different transistors or diodes. Equation (12) describes the loop formed by  $SW_k$  and  $Diode_k$ . The current relationships with respect to the gate loop are expressed by KCL equations (13) and (14), while the currents flowing through  $Diode_k$  and  $SW_k$  are denoted by KCL equations (15) and (16), respectively. Equation (17) describes the voltage relationship among intrinsic capacitances of  $SW_k$ , and (18) represents the current relationship between  $SW_1$  and  $SW_2$ . Voltages in the power loop can be expressed by (19).

Gate-loop KVL equations of  $SW_k$  (k = 1 or 2)

$$V_{ddk} = I_{gk-k} (R_{gk} + R_{drk}) + (L_{gk} + L_{ssk}) \frac{dI_{gk-k}}{dt} + (-1)^{(k+1)} V_{gsk-ex}$$
(10)

$$V_{\text{gsk}} = (-1)^k (L_{\text{gk}-l} + L_{\text{gk}-\text{in}} + L_{\text{sk}-l} + L_{\text{ssk}-\text{in}}) \frac{dI_{\text{gk}}}{dt} + (-1)^k I_{\text{gk}} R_{\text{gk}-\text{in}} + V_{\text{gsk}-\text{ex}}.$$
(11)

KVL equation of the loop formed by  $SW_k$  and  $Diode_k$ 

$$V_{\rm dsk} + (L_{\rm dk-in} + L_{\rm sk-in}) \frac{d(I_{\rm dk} - I_{\rm diode\vec{k}})}{dt} = (L_{\rm ck} + L_{\rm ak}) \frac{dI_{\rm diodek}}{dt} + V_{\rm diodek} + R_{(k+1)} I_{\rm diode1}.$$
(12)

KCL equations of gate drive circuit of  $SW_k$ 

$$I_{\rm gk} = (-1)^k C_{\rm gsk-ex} \frac{dV_{\rm gsk-ex}}{dt} + I_{\rm gk-1}$$
 (13)

$$I_{\rm gk} = C_{\rm gdk} \frac{dV_{\rm gdk}}{dt} + C_{\rm gsk} \frac{dV_{\rm gsk}}{dt}.$$
 (14)

KCL equations of currents flowing through  $SW_k$  and  $Diode_k$ :

$$I_{dk} - I_{diodek} = (-1)^k C_{gdk} \frac{dV_{gdk}}{dt} + \frac{[1 + (-1)^{(k+1)}]}{2} I_{ch1} + C_{dsk} \frac{dV_{dsk}}{dt}$$
(15)

$$I_{\text{diode}k} = C_{\text{diode}k} \frac{dV_{\text{diode}k}}{dt} + \frac{\left[1 + (-1)^k\right]}{2} I_f. \quad (16)$$

KVL equation denoting voltage relationship among intrinsic capacitances of  $\mathrm{SW}_k$ 

$$V_{\text{gsk}} = (-1)^{(k+1)} V_{\text{gdk}} + V_{\text{dsk}}.$$
 (17)

KCL equation representing current relationship of  $SW_{\rm 1}$  and  $SW_{\rm 2}$ 

$$I_{d1} = I_{d2} + I_o. (18)$$

Power-loop KVL equation

$$V_{\text{BUS}} = V_{\text{ds1}} + V_{\text{ds2}} + I_{d1}R_1 + I_{d2}R_2$$

$$+ (L_{d1-ex} + L_{s1-ex}) \frac{dI_{d1}}{dt} + (L_{d2-ex} + L_{s2-ex}) \frac{dI_{d2}}{dt}$$

$$+ (L_{d1-in} + L_{s1-in}) \left( \frac{dI_{d1}}{dt} - \frac{dI_{\text{diode1}}}{dt} \right)$$

$$+ (L_{d2-in} + L_{s2-in}) \left( \frac{dI_{d2}}{dt} - \frac{dI_{\text{diode2}}}{dt} \right).$$
 (19)

The variables in equations above are defined as follows: voltages on gate–source, gate–drain, drain–source, and diode intrinsic capacitance,  $V_{\rm gsk}$ ,  $V_{\rm gdk}$ ,  $V_{\rm dsk}$ ,  $V_{\rm diode}$ ; voltage on external gate–source capacitance,  $V_{\rm gsk-ex}$ ; current flowing into  ${\rm SW}_k$  and  ${\rm Diode}_k$ ,  $I_{\rm dk}$ ; charging currents in gate drive circuit,  $I_{\rm gk}$  and  $I_{\rm gk-1}$ ; diode current,  $I_{\rm diode}$ ; output current,  $I_o$ , and channel current of  ${\rm SW}_1$ ,  $I_{\rm ch1}$ . Resistances  $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$  are the stray resistances in the power loop [35]. As the output current  $I_o$  can be regarded as a constant during the turn-on period,  $dI_{d2}/dt$  in (19) could be replaced by  $dI_{d1}/dt$ .

By combining circuit equations (10)–(19) with the characteristics of GaN transistors and SBDs [from (1)–(9)], the relevant

currents and voltages could be solved. However, due to the complexities of the I–V and C–V curves, it is hard to directly acquire explicit solutions without simplifying certain equations at the price of lower accuracy [18]. Such a problem can be dealt with by employing iteration. By sorting (10)–(19) into 16 first-order differential equations and transforming them into a  $16 \times 16$  matrix, an iterative computation, expressed by (20) and (21), can be performed. Matrix A and vector B are given by (B.1) to (B.46) in Appendix B. During the computing process, before the (N+1)th iteration, devices' intrinsic capacitances and channel currents in A and B will be first calculated based on the results of Nth iteration  $X(N\Delta T)$ 

$$dX/dt = AX + B (20)$$

$$X((N+1)\Delta T) = X(N\Delta T) + [AX(N\Delta T) + B]\Delta T$$
(21)

where  $\Delta T$  is the iteration step and the vector of variable

$$X = \begin{bmatrix} I_{d1} & I_{g1} & I_{g1-1} & V_{gs1} & V_{ds1} & V_{gs1-ex} & I_{diode1} & V_{diode1} \\ I_{d2} & I_{g2} & I_{g2-1} & V_{gs2} & V_{ds2} & V_{gs2-ex} & I_{diode2} & V_{diode2} \end{bmatrix}^{T}.$$

Similar to studies on false turn-on phenomenon of Si power devices, an assumption is made that SyncSW will remain in off-state even if the peak voltage of the false triggering voltage exceeds  $V_{\rm th}$  [18]. We made this assumption to avoid dangerous shoot-through or self-oscillation that is complicated to study and also risky in real testing. Although the simulation results based on the proposed model might vary from reality when false triggering pulse exceeds  $V_{\rm th}$ , the variation trend of false triggering voltage would be reasonably accurate and the safe operating areas (SOAs) of circuit parameters would be accurate, since SOA represents the situation when the false triggering voltage is lower than  $V_{\rm th}$ .

# C. Parameters Extraction and Model Calibration

Before verifying the proposed model on the testing board, the circuit parameters need to be extracted. Since the external-added resistance and capacitance could be measured by LCR Meter before being implemented on the board, the extraction of circuit elements should be mainly focused on the stray inductances in the circuit [36]. A detailed view of the power loop on the PCB is illustrated in Fig. 5(a). To freely adjust the power-loop inductance  $L_{\rm power}$ , a piece of air-cored wire could be inserted between bus capacitors and  ${\rm SW}_1$ , whose inductance is denoted as  $L_{\rm wire}$ . Apart from the measurements under various  $L_{\rm power}$ , a  $1~{\rm nH}~L_{\rm wire}$  is employed.

Through the finite-elements analysis simulation using "Ansoft Q3D Extractor," the stray inductances of the PCB could be extracted [36]. The simulated value of the total stray inductance  $L_{\rm total}$  is 12.5 nH (including  $L_{\rm wire}$ ), which is composed of  $L_{\rm dk-ex}$ ,  $L_{\rm sk-ex}$ ,  $L_{\rm dk-in}$ , and  $L_{\rm sk-in}$  as denoted in (22). Then, the simulations of  $L_{\rm dk-in}$  and  $L_{\rm sk-in}$  are conducted. Since the "Q3D Extractor" rules out the device package, the parasitic inductances of the package are added to simulation results afterward. With respect to external inductances  $L_{\rm dk-ex}$  and  $L_{\rm sk-ex}$ , as long as their sum remains unchanged, their impacts are consistent [18]. Thus, an assumption could be made that the four



Fig. 5. (a) PCB board for extracting parasitic inductances in the power loop. (b) Comparison of displacement current  $I_{d2}$  before and after model calibration. (c) Voltage signal on  $C_{\rm gs2-ex}$  ( $V_{\rm gs2-ex}$ ).

pieces of external inductances are equal, whose values can be calculated by (23). Since the gate-loop's circuit design is simpler than that of power loop, the parasitic inductances in the gate drive circuit could be directly extracted

$$L_{\text{total}} = L_{\text{dk-ex}} + L_{\text{sk-ex}} + L_{\text{dk-in}} + L_{\text{sk-in}}$$
 (22)

$$L_{\rm dk-in} = L_{\rm sk-in} = (L_{\rm total} - L_{\rm dk-in} - L_{\rm sk-in})/4$$
 (23)

where k = 1 and 2.

Owing to the distinctions of each component's physical placement and current paths between the simulation and real implementation [36], the proposed model is required to be calibrated before further study. It is worth mentioning that the actual  $L_{\rm power}$  is complicated due to the existence of antiparallel diode, but it could be calibrated by adjusting the extracted  $L_{\rm total}$ . As expressed in (24) and (25), the total stray inductance ( $L_{\rm total}$ ) could be corrected based on the ringing frequency  $\omega$  and damping ratio  $\alpha$  of the displacement current  $I_{d2}$ . The displacement current under 200-V input voltage is employed for model calibration, as illustrated in Fig. 5(b) where  $L_{\rm total}$  is reduced by 1.3 nH and the stray resistance  $R_{\rm stray}$  could be adjusted accordingly

$$\omega \approx 1/\sqrt{C_{\rm oss}L_{\rm total}}$$
 (24)

$$\alpha \approx R_{\rm stray}/2\omega L_{\rm total} \approx R_{\rm stray}\sqrt{C_{\rm oss}}/2\sqrt{L_{\rm total}}.$$
 (25)

With regard to the inductances in gate drive circuit, the calibration could be made by measuring the voltage signal on the external-added gate-to-source capacitor of  $SW_2$  ( $C_{gs2-ex}$ ), as plotted in Fig. 5(c). Through the comparison between measure-

TABLE IV
EXTRACTED CIRCUIT PARAMETERS IN GAN-BASED BRIDGE-LEG
CONFIGURATION

13-14 2 notes:

15-17 3 notes:

18-19 2 notes

20-22 3 notes:

| Parameter                                 | Symbol                      | Value        |
|-------------------------------------------|-----------------------------|--------------|
| e gate voltage supply                     | $V_{\mathrm{dd}1}$          | 6.5 V        |
| yganve gate voltage supply                | $V_{\mathrm{d}\mathrm{d}2}$ | -3.3  V      |
| Drain external inductance                 | $L_{\mathrm{dk-ex}}$        | 2.1 nH       |
| external inductance                       | $L_{\rm sk-ex}$             | 2.1 nH       |
| nternal inductance                        | $L_{ m dk-in}$              | 0.9 nH       |
| internal inductance                       | $L_{ m sk-in}$              | 0.9 nH       |
| mternal resistance                        | $R_{ m gk-in}$              | $1.5 \Omega$ |
| Gate resistance                           | $R_{\mathrm{gk}}$           | $4.7~\Omega$ |
| Gate driver resistance of SW <sub>1</sub> | $R_{\mathrm{dr}1}$          | $2.0~\Omega$ |
| river resistance of SW 2                  | $R_{\mathrm{dr}2}$          | $0.2~\Omega$ |
| rnal inductance                           | $L_{ m ssk-in}$             | 1.0 nH       |
| ternal inductance                         | $L_{ m gk-in}$              | 1.0 nH       |
| Source lead inductance                    | $L_{{ m sk}-l}$             | 2.3 nH       |
| Gate lead inductance                      | $L_{\mathrm{gk}-l}$         | 2.3 nH       |
| Diode cathode inductance                  | $L_{ m ck}$                 | 2.0 nH       |
| Diode anode inductance                    | $L_{ m ak}$                 | 3.0 nH       |
| Gate external inductance                  | $L_{ m ssk}$                | 2.0 nH       |
| SS inductance                             | $L_{ m ssk}$                | 10.0 nH      |
| al gate-source capacitance                | $C_{\mathrm{gsk-ex}}$       | 47 pF        |
| filter capacitance                        | $C_{\mathrm{out}}$          | 330 nF       |
| filter inductance                         | $L_{ m out}$                | $470 \mu H$  |
| resistance                                | $R_{ m out}$                | $30 \Omega$  |

Remarks: " $L_{\rm d\,k-in}$ " denotes the internal inductance from the D terminal of device package to the die of GaN transistor; " $L_{\rm s\,k-in}$ " denotes the internal inductance from the S terminal of device package to the die of GaN transistor; " $L_{\rm c\,k}$ " is the inductance inside diode's package, as the leads of diode are cut off;" $L_{\rm a\,k}$ " includes the inductances inside diode's package and the stray inductance from diode to S terminals of GaN transistor; " $R_{\rm d\,r\,1}$ " and " $R_{\rm d\,r\,2}$ " are acquired from the manufacturer of the gate driver (LM5114); "k" denotes different transistors or diodes (k=1 for CtrlSW and k=2 for SyncSW).

ment and circuit simulation, the gate-loop's parameter extraction shows satisfactory accuracy. The calibrated circuit parameters are displayed in Table IV.

## III. EXPERIMENTAL VERIFICATION AND DISCUSSION

The proposed analytical model is then verified on a 200to-80 V bridge-leg circuit implemented with 650 V E-mode GaN transistors on PCB. The bridge-leg circuit is configured in synchronous buck mode such that the SyncSW is on the lowside and can be easily monitored. Although the proposed model is capable of evaluating the circuit under various temperatures, it is hard to obtain the exact junction temperature of the device during experiment. Therefore, the measurement is required to be carried out under the room temperature. To reduce losses and the consequent temperature rise, the testing circuit is designed to operate with a 100 kHz switching frequency and a 213 W output power. Furthermore, the testing process is required to be finished rapidly, and the forced convection is applied to improve heat dissipation. Fig. 6 illustrates the experimental setup along with a detailed view of the gate drive circuit, key parameters of which are extracted and displayed in Table IV. In order to freely adjust the SS inductance and regulate the negative gate voltage bias for turn-off, standalone power supply modules implemented



Fig. 6. (a) GaN-based testing board with bridge-leg configuration circuit operating in synchronous buck mode. (b) Detailed view of the power loop and gate drive circuit.



Fig. 7. Comparison of measured and simulated results with circuit parameters in Table IV: (a) Voltage between G and SS terminals of SW $_2$   $V_{g-\rm ss2}$ ; (b) displacement current  $I_{d2}$ .

with charge pump chips are inserted into the testing board from the back.

Since the displacement current  $I_{d2}$  is critical to the false turn-on problem, an "SSDN-10" coaxial current shunt from T&M Research Products is employed for current measurement. The current shunt presents a 0.1- $\Omega$  resistor connected in series into the power loop. However, the parasitic inductance of the current shunt could affect the measurement accuracy of the fast-changing displacement current [36]. The current shunt can be modeled as a resistor and an inductor in series [36], and the actual waveform of the displacement current can be acquired.

# A. Experimental Results Under Various Circuit Conditions

Comparisons between the waveforms from measurement and simulation using the proposed device/circuit model are displayed in Figs. 7–11, under various circuit parameters. As there exist internal gate resistance and inductance inside the device package, only the voltage between G and SS terminals ( $V_{g-\rm ss2}$ ) can be measured rather than the actual internal gate—source voltage  $V_{\rm gs2}$  [18]. The simulated waveforms of the false triggering voltage pulse on  $V_{g-\rm ss2}$  and the displacement current  $I_{d2}$  are in reasonable agreements with the experimental results. The differences between measurements and theoretical analysis mainly come from the electromagnetic interference on the testing board,



3.11.2017 Fig. 8. Comparison of measured and simulated results when  $L_{\rm ss1}=L_{\rm ss2}=$  urkan Karakaya 3 nH: (a) Voltage between G and SS terminals of SW  $_2$   $V_{g-\rm ss2}$ ; (b) displacement current  $L_{d2}$ .



Fig. 9. Comparison of measured and simulated results when  $C_{\rm gs2-ex}$  increases: (a) Voltage between G and SS terminals of SW<sub>2</sub>  $V_{g-\rm ss2}$  when  $C_{\rm gs2-ex}=470\,\rm pF$ ; (b) voltage between G and SS terminals of SW<sub>2</sub>  $V_{g-\rm ss2}$  when  $C_{\rm gs2-ex}=1.2\,\rm nF$ .



Fig. 10. Comparison of measured and simulated results when  $L_{d1-{
m ex}}$  increases by 3 nH: (a) Voltage between G and SS terminals of SW  $_2$   $V_{g-{
m ss}2}$ ; (b) Displacement current  $I_{d2}$ .

variations in transistor performance, and possible inaccuracies in parameter extractions.

The measured and simulated waveforms of  $V_{g-\rm ss2}$  and  $I_{d2}$  are plotted in Figs. 7–11, along with the estimated internal gate–source voltage  $V_{\rm gs2}$  [18]. As illustrated in Fig. 7(a), the measured and simulated peak values of  $V_{g-\rm ss2}$  are about 1 V, while the estimated peak value of  $V_{\rm gs2}$  approaches 2 V. Although the peak of  $V_{\rm gs2}$  already exceeds  $V_{\rm th}$  of the chosen GaN transistor (1.6 V), it has little impact on the displacement current since



Fig. 11. Comparison of measured and simulated results when  $R_{g2-{\rm off}}=3.3\,\Omega$ : (a) Voltage between G and SS terminals of SW  $_2$   $V_{g-{\rm ss}2}$ ; (b) displacement current  $I_{42}$ 

the duration of this voltage peak is short and  $SW_2$  still exhibits large resistance in the subthreshold region.

As depicted in Fig. 8, the amplitude of  $I_{d2}$  can be reduced with a smaller source-sense inductance  $L_{\rm ss}$ , leading to a reduced voltage slew rate of SW<sub>1</sub> ( $dV_{\rm ds1}/dt$ ). The false triggering voltage is suppressed as well. The impacts of the external gate-source capacitance of SW<sub>2</sub> ( $C_{gs2-ex}$ ) are presented in Fig. 9. As there is no obvious change in  $I_{d2}$  at a larger  $C_{\mathrm{gs2-ex}}$ , only the waveforms of false triggering voltage are presented. The voltage fluctuation is first damped when  $C_{
m gs2-ex}$  is at 470 pF, but becomes severer when  $C_{\rm gs2-ex}$  increases to 1.2 nF. Such a phenomenon will be further discussed and explained in the next section. Fig. 10 indicates the case when a larger external drain inductance of SW<sub>1</sub>  $L_{d1-ex}$  is used, which yields a larger power-loop inductance. With the power-loop inductance increasing, the amplitude and frequency of  $I_{d2}$  are reduced. Thus, the first voltage peak of the false triggering pulse is damped, while the second voltage peak becomes much higher.

Fig. 11 plots the waveforms of  $V_{g-ss2}$  and  $I_{d2}$  when a smaller turn-off resistance  $(R_{g2-off})$  for  $SW_2$  is applied. As described in [21] and [22], the false triggering voltage can be mitigated by designing a low-impedance path to sink the current of  $SW_2$  (e.g., an independent current path for turn-off and smaller  $R_{g2-off}$ ). When  $R_{g2-off}$  is reduced from 4.7 to 3.3  $\Omega$ , the voltage peak of  $V_{gs2}$  is slightly decreased, while the minimum voltage, on the other hand, exhibits a remarkable drop and approaches the negative gate voltage limit of the GaN transistor (-10 V). Thus, investigations of mitigation methods for false turn-on should take gate undershoot into consideration as well.

The measurements under different input voltages  $V_{\rm in}$  are also conducted to verify the proposed model. Since the risk of dangerous circuit conditions (e.g., shoot through) would significantly increase with  $V_{\rm in}$  [17], it could be hard to handle the testing under high voltage. As GaN transistor's  $C_{\rm oss}$  almost remains constant after  $V_{\rm ds}$  surpasses 300 V,  $V_{\rm in}=300$  V could be selected as a representative condition for high-voltage testing. During the experiments, modest circuit parameters ( $L_{\rm ss1}=L_{\rm ss2}=3$  nH) are applied to decrease the risk of false triggering. Besides, the load current is reduced to 2.4 A under 300 V testing to restrict power loss. The waveforms under 100 and 300 V input voltages are depicted in Fig. 12, where the proposed model shows acceptable performances.





Fig. 12. Comparison of measured and simulated results with  $L_{\rm ss1}=L_{\rm ss2}=3\,{\rm nH}$  under different  $V_{\rm in}$ : (a) Voltage between G and SS terminals of SW  $_2$   $V_{g-{\rm ss2}}$  when  $V_{\rm in}=100\,{\rm V}$ ; (b) displacement current  $I_{d2}$  when  $V_{\rm in}=100\,{\rm V}$ ; (c) voltage between G and SS terminals of SW  $_2$   $V_{g-{\rm ss2}}$  when  $V_{\rm in}=300\,{\rm V}$ ; (d) displacement current  $I_{d2}$  when  $V_{\rm in}=300\,{\rm V}$ .

Through the aforementioned measurements, the device/circuit models under ambient temperature are verified. To further validate the performances of device model under higher temperatures, a boost converter is built as depicted in Fig. 13(a). The GaN transistor is placed on a probe station with temperature control capability. In order to remove the interference of other parts in the setup, the other circuit components are required to keep a distance from the probe station and the gate driver is replaced by a pulse generator. For the purpose of protecting the pulse generator, a current-limiting resistance is inserted into the gate loop. As a result, the stray inductance in the power loop could be significantly enlarged. Key parameters of the setup are displayed in Table. V.

As plotted in Fig. 13(b), the drain-to-source voltage of GaN transistor ( $V_{\rm ds3}$ ) during turn-on period is measured at 25, 75, and 125 °C, respectively. Owing to large stray inductance and limited drive capability, the switching speed ld be largely reduced, in contrast to the testing on PCB. The local local large stray inductance and limited drive capability, the switching speed ld be largely reduced, in contrast to the testing on PCB. The local ld be largely reduced, in contrast to the testing points and device terminals ( $L_{d3}$  and  $L_{s3}$ ) could also influence the tested waveforms. Despite the restrictions of experimental conditions, it is noticeable that the turn-on process would be prolonged at a higher temperature. Based on the proposed device model, the waveforms of  $V_{ds3}$  can be obtained, which are in acceptable agreements with the measurements.

As the proposed device model is usable under higher temperatures, the transient waveforms relevant to false turn-on could be simulated under high-voltage/high-temperature conditions. Fig. 13(d)–(f) plots the simulation results of the drain-to-source



Fig. 13. (a) Schematic of the boost converter; (b) measured  $V_{\rm ds3}$  waveforms of the boost converter under different temperatures; (c) simulated  $V_{\rm ds3}$  waveforms of the boost converter under different temperatures; (d) simulated  $V_{\rm ds1}$  waveforms of GaN-based bridge-leg under different temperatures; (e) simulated  $I_{d2}$  waveforms of GaN-based bridge-leg under different temperatures; (f) simulated  $V_{\rm gs2}$  waveforms of GaN-based bridge-leg under different temperatures.

voltage of SW<sub>1</sub> ( $V_{\rm ds1}$ ), the displacement current ( $I_{d2}$ ), and the actual false triggering voltage inside device package ( $V_{\rm gs2}$ ) under 200 V input voltage and various temperatures. Although GaN transistor's saturation region current declines by 63% when the temperature rises from 25 to 125 °C, the amplitude of  $I_{d2}$  only decreases by 17%. This phenomenon can be explained by (26), which is obtained from Appendix C. Due to the negative

TABLE V CIRCUIT PARAMETERS IN GAN-BASED BOOST CONVERTER

| Parameter                   | Symbol             | Value        |
|-----------------------------|--------------------|--------------|
| Input voltage               | $V_{\text{in }3}$  | 25 V         |
| Output voltage              | $V_{\text{out3}}$  | 50 V         |
| Switching frequency         | $f_s$              | 100 kHz      |
| Drain inductance            | $L_{d3}$           | 12 nH        |
| Source inductance           | $L_{s3}$           | 12 nH        |
| Stray inductance            | $L_{ m stray3}$    | 60 nH        |
| Current-limiting resistance | $R_{ m limit}$     | $50 \Omega$  |
| Output filter inductance    | $L_{\mathrm{out}}$ | $150 \mu H$  |
| Output filter capacitance   | $C_{\mathrm{out}}$ | 360 nF       |
| Output resistance           | $R_{ m out}$       | $100~\Omega$ |



Comparison of experimental and simulated results with circuit parameters in Table IV: (a) Displacement current  $I_{d2}$  of PSpice model and proposed model; (b) displacement current  $I_{d2}$  of Model A and Model B; (c) voltage between G and SS terminals of SW  $_2$   $V_{g-\mathrm{ss}2}$  of PSpice model and proposed model; (d) voltage between G and SS terminals of SW  $_2$   $V_{g-\mathrm{ss}\,2}$  of Model A and Model B.

feedback of SW hannel current  $(I_{\rm ch1})$  on its gate-to-source voltage  $(V_{gs1})$ , would increase faster under high temperature, so that the decrease of I-V curves at high temperature irkan Karakaya could be partially compensated. With regard to false turn-on, with temperature rising, the false triggering voltage could be

$$\frac{dV_{gs1}}{dt} = \frac{C_{gd1}(I_{d1} - I_{diode1}) + C_{oss1}I_{g1} - C_{iss1}I_{ch1}}{C_{gd1}C_{gs1} + C_{ds1}C_{iss1}}.$$
 (26)

# B. Comparison With Other Models

25

For the purpose of comparison, the transient waveforms related to false turn-on are also simulated by piecewise switching process models and PSpice simulation. As illustrated in Figs. 14–16, besides the simulation under circuit parameters



Fig. 15. Comparison of experimental and simulated results when  $L_{\rm ss\,1}=$  $L_{\rm ss2} = 3\,\rm nH$ : (a) Displacement current  $I_{d2}$  of PSpice model and proposed model; (b) displacement current  $I_{d2}$  of Model A and Model B; (c) voltage between G and SS terminals of SW<sub>2</sub>  $V_{g-ss2}$  of PSpice model and proposed model; (d) voltage between G and SS terminals of  $SW_2 V_{g-ss2}$  of Model A and Model B.



Fig. 16. Comparison of experimental and simulated results when  $C_{gs2-ex} =$ 1.2 nF: (a) Voltage between G and SS terminals of SW  $_2$   $V_{g-\mathrm{ss}2}$  of PSpice model and proposed model; (b) voltage between G and SS terminals of SW  $_2$   $V_{g-\mathrm{ss}2}$ of Model A and Model B.

of Table IV, the waveforms under different source-sense inductance  $L_{
m ss}$  and external-added gate-to-source capacitance  $C_{
m gs-ex}$ are obtained as well. As the result of the underestimated I-V characteristics and the less accurate  $C_{\rm iss} - V_{\rm gs}$  curve, the displacement current  $I_{d2}$  of PSpice model is lower than tested. Due to the underrated  $C_{\mathrm{iss}}$  when  $V_{\mathrm{gs}}$  is negative, the false triggering voltage pulses, however, could be overestimated.

With regard to piecewise switching process models, owing to the shortcomings in device modeling (less accurate I–V and C –  $V_{\rm ds}$  curves along with negligence of  $C_{\rm iss}-V_{\rm gs}$  relationship) and the discontinuities among intervals, both the amplitude and ringing frequency of  $I_{d2}$  are of less accuracy. Thus, the impacts



Fig. 17. Comparison between the simulated waveforms of piecewise process models and proposed model: (a) Detailed  $V_{\rm ds1}$  waveforms; (b) detailed  $I_{\rm d2}$ 

of circuit parameters could be falsely predicted. As plotted in Fig. 16, there exist significant distinctions between the measured and simulated false triggering voltages, when a large external capacitance  $C_{gs2-ex}$  is employed.

Furthermore, it is remarkable that the simulations of piecewise process models indicate an opposite impact of  $L_{\rm ss1}$  from the experiments. By exploring the detailed  $V_{ds1}$  and  $I_{d2}$  waveforms depicted in Fig. 17, this phenomenon could be further explained. In piecewise process models, as the result of the constant C<sub>iss</sub> when gate terminal's voltage changes, the total gate charge during the turn-on process would be much smaller than reality (1.9 nC versus 6.5 nC). Consequently, the displacement current  $I_{d2}$  would rise more rapidly. The fast-changing current along with the less accurate  $C-V_{
m ds}$  curves could enlarge the slew rate of  $V_{\rm ds1}$  (over 100 V/ns), making the turn-on process terminate much earlier. Although  $V_{
m gs1}$  could be affected by gate-loop's elements, the amplitude of  $I_{d2}$  would get out of rkan Karakaya $V_{
m gs1}$  's control once  $V_{
m ds1}$  reaches the on-state value, according to piecewise process models' criteria for intervals [18], [27].

> In summary, in contrast to piecewise process and PSpice simulation, the proposed model exhibits outstanding performances in simulating the transient waveforms relevant to false turn-on. By taking advantages of the proposed model, the false turn-on of high-voltage GaN transistor in bridge-leg configuration could be better evaluated.

# IV. IMPACTS OF CIRCUIT PARAMETERS ON FALSE TURN-ON AND DESIGN OPTIMIZATION

A comprehensive study of false turn-on in Si-based bridge-leg is conducted in [18], the conclusions of which are summarized in Table VI. Compared with the GaN transistor, the Si MOSFET with comparable voltage/current rate has a significantly larger  $C_{\rm iss}$  (over 2000 pF) [24], which makes the inherent frequency of SyncSW's gate drive circuit (including  $C_{gs2}$ ) much lower than the ringing frequency of displacement current  $I_{d2}$ . Besides, the existence of common source inductance could further reduce this inherent frequency (below 20 MHz) [11]. Therefore, without the need for considering the resonance between gate loop and displacement current, the impacts of circuit elements on tkan Karakay false turn-on of Si devices are straightforward. In contrast to Si devices, most of the commercially available GaN transistors

are free of common-source inductance and feature more than ten times smaller  $C_{iss}$  [23]. Hence, the gate-loop's resonant frequency is located at around 100 MHz, as plotted in Fig. 19. Since GaN transistor features fast switching speed and small  $C_{\rm oss}$ , the ringing frequency of its displacement current could lie in that region as well [see Fig. 19(b)], inducing resonance between the gate loop and displacement current. Consequently, the impacts of circuit parameters on the false turn-on of GaN transistor could be more complicated.

Based on the aforementioned analytical model, the maximum and minimum of the false triggering voltage can be obtained. Thus, the impacts of circuit parameters along with the optimum negative gate voltage supply can be studied. In the previous section, a 200 V input voltage is selected in most cases to reduce losses and avoid dangerous circuit conditions (e.g., shoot through). During the simulations in this part, a higher input voltage (300 V) is employed to explore the operating regions that are difficult to handle in measurement and extract more information about the false turn-on.

In order to deeply comprehend the mechanism of the simulated results, an impedance analysis is carried out. The equivalent circuit of SyncSW's gate drive circuit is illustrated in Fig. 19(a), where the transient current flowing through the network equals to the displacement current of  $C_{\rm gd2}$ . The impedance of the network is derived in (27), where  $H_0 - H_3$  and  $J_0 - J_4$ are presented in Appendix C from (C.1) to (C.9). Since the false triggering voltage could be denoted as (28), the portion of  $I_{d2}$ that flows into the gate drive circuit would be amplified when there exists resonance peak in Z

$$\frac{H_3s^3 + H_2s^2 + H_1s + H_0}{J_4s^4 + J_3s^3 + J_2s^2 + J_1s + J_0}$$
 (27)

$$V_{\rm gs2}(\omega) = \alpha I_{d2}(\omega) Z(\omega) \tag{28}$$

where  $\alpha$  is the proportion of  $I_{d2}$  that flows into the gate drive network.

As shown in Table VI and Fig. 18, the impacts of the sourcesense inductance  $L_{\rm ss}$ , the power-loop inductance  $L_{\rm power}$ , the external-added gate-to-source capacitance of SyncSW  $C_{gs2-ex}$ , the physical placements of  $C_{
m gs-ex}$  , and the turn-off resistance of SyncSW  $R_{q2-\text{off}}$ ) are investigated. Obvious differences could be found in circuit parameters' impacts between Si and GaN based bridge-leg circuits. The effects of  $L_{\rm ss}$  are illustrated in Fig. 18(a). Because of the resonance between  $L_{\rm ss1}$  and  $C_{\rm iss}$ of CtrlSW during the turn-on process [37], the amplitude of  $I_{d2}$  along with the false triggering voltage increase in Stage 1. When  $L_{ss1}$  is larger than 17 nH, Stage 2 commences where the impedance of  $L_{\rm ss1}$  dominates and the maximum value of the false triggering voltage begins to step down.

The fast Fourier transform result of  $I_{d2}$  is depicted in Fig. 19(b). Since  $I_{d2}$  rises slowly before reaching its first peak  $P_1$ , the main frequency components of  $P_1$  (below 100 MHz) are lower than those of the square peaks ( $P_s$  around 160 MHz). As plotted in Fig. 19(c),  $L_{ss2}$  being enlarged, the amplitude of gate-loop's resonance peak significantly increases. Although the resonance peak of gate drive circuit  $R_{v1}$  slowly moves downward, it always partially overlaps with frequency components

| TABLE VI                                                                                        |
|-------------------------------------------------------------------------------------------------|
| IMPACTS OF CIRCUIT PARAMETERS ON THE MAXIMUM FALSE TRIGGERING VOLTAGE OF GAN AND SI BRIDGE-LEGS |

| Circuit<br>Parameters | $\begin{array}{c} \text{Gate-Loop} \\ \text{Inductance of} \\ \text{CtrlSW } L_{g1} \; (L_{ss1}) \end{array}$ | $\begin{array}{c} \text{Gate-Loop} \\ \text{Inductance of} \\ \text{SyncSW} \ L_{g2} \ (L_{ss2} ) \end{array}$ | $\begin{array}{c} \text{Power-Loop} \\ \text{Inductance} \\ L_{\text{power}} \end{array}$ |     | $\begin{array}{c} {\rm Physical} \\ {\rm Placements~of} \\ {C_{\rm gs1-ex}} \ {\rm and} \ {C_{\rm gs2-ex}} \end{array}$ | Turn-off Resistance of SyncSW $Rg_{2-off}$ |
|-----------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| Si Bridge-Leg         | $\stackrel{ ightarrow}{(a)}$                                                                                  | →                                                                                                              | ↑                                                                                         | ↓   | /                                                                                                                       | ↑                                          |
| GaN Bridge-Leg        |                                                                                                               | ↑                                                                                                              | (b)                                                                                       | (c) | (d)                                                                                                                     | ↑                                          |

Remarks: "CtrlSW" denotes the controlling switch in the bridge-leg; "SyncSW" denotes the synchronous switch in the bridge-leg; "denotes no obvious change; "f" denotes increase with the increase of the considered parameter; "f" denotes decrease with the increase of the considered parameter; "f" denotes that the parameter is not considered; "(a)," "(b)," "(c)," and "(d)" denote the variation trends displayed in Fig. 18(a), (b), (c), and (d).



Fig. 18. Impacts of circuit parameters on the maximum values of false triggering voltage pulses under 300 V input voltage: (a) Source-sense inductance  $L_{\rm ss1}$  and  $L_{\rm ss2}$ ; (b) power-loop inductance  $L_{\rm power}$ ; (c) external-added gate-to-source capacitance of SyncSW  $C_{\rm gs2-ex}$ ; (d) positions of external added capacitances; (e) turn-off resistance of SyncSW  $R_{g2-\rm off}$ ; (f) plane graph of the SS inductances; (g) plane graph of the positions of external added capacitances.

Fig. 19. Impedance analysis of gate drive circuit: (a) Equivalent circuit of SyncSW's gate drive scheme; (b) FFT result of  $I_{d2}$ ; (c) impedance–frequency relationship under different  $L_{\rm ss2}$ ; (d) impedance–frequency relationship under different  $L_{\rm power}$ ; (e) impedance–frequency relationship under different  $C_{\rm gs2-ex}$ ; (f) impedance–frequency relationship under different plysical placements of  $C_{\rm gs2-ex}$ ; (g) impedance–frequency relationship under different  $R_{o2-off}$ .

28-29 of  $P_1$ . Thus,  $\sqrt{\sum_{s=1}^{28-29}}$  could play an important role in intensifying 2 notes the false triggering voltage. Fig. 18(f) gives more information on the influences of SS inductances and provides an SOA for design consideration. However, once the negative gate voltage is applied in real applications, it is hard to reduce  $L_{ss2}$  to a low value (e.g., below 5 nH) since the SS terminal of GaN transistor is directly connected to gate voltage's reference point rather than the gate driver chip.

Fig. 18(b) illustrates the effects of power-loop inductance, which can be divided into four stages. As depicted in Fig. 19(c), the main frequency components of  $I_{d2}$  move downward with the enlargement of  $L_{power}$ . In Stages 1 and 2, the resonance between  $P_1$  and  $R_{p1}$  takes the leading position, and the critical point is reached when the main frequency of  $P_1$  is consistent with  $R_{p1}$ . As  $L_{power}$  continues increasing, both the ringing frequency and the damping ratio of  $I_{d2}$  decrease. Consequently, the amplitudes of  $P_s$  are comparable to that of  $P_1$ , while the frequency components of  $P_s$  keeps approaching  $R_{p1}$ , leading to Stage 3 and 4. Similarly, the dividing point of Stage 3 and 4 is attained when the frequency peak of  $P_s$  equals to  $R_{v1}$ .

The relationship between the false triggering voltage and  $C_{\rm gs2-ex}$  is depicted in Fig. 18(c). As described in Section III, although a larger  $C_{
m gs2-ex}$  of  ${
m SW}_2$  could first damp the fluctuation on  $V_{\rm gs2}$ , the false triggering pulse would be intensified when  $C_{\rm gs2-ex}$  keeps increasing. By looking into the impedance of SW<sub>2</sub>'s gate loop, this phenomenon could be further explained. Apart from the aforementioned resonance peak  $R_{p1}$ , we can find another small resonance peak  $R_{p2}$  in high-frequency region. When a greater  $C_{gs2-ex}$  is employed, both  $R_{p1}$  and  $R_{p2}$ will be shifted downward in frequency domain, which first attenuates the false triggering voltage. However, the amplitude of  $R_{p2}$  could be largely blown up when a large enough  $C_{gs2-ex}$  is used (e.g., larger than 600 pF). Such an effect could cause severe oscillation between gate loop and subsequent peaks of  $I_{d2}$ , as illustrated in Stage 3 of Fig. 18(c). Despite the SOA provided,  $C_{\mathrm{gs2-ex}}$  in the range of Stage 2 is recommended, where the false triggering voltage would be minimized.

The impacts of physical placement of  $C_{\mathrm{gs-ex}}$  could be investigated by enlarging  $L_{g-l} + L_{s-l}$  and reducing  $L_{ss}$  simultaneously, to keep the total gate-loop inductance unchanged. The results are depicted in Fig. 18(d) and (g). Moving  $C_{\rm gs1-ex}$  away from SW<sub>1</sub> could partially decouple the gate-loop inductance so that the false triggering voltage would be slightly damped. Fig. 19(e) shows that moving  $C_{
m gs2-ex}$  away could mildly shift the  $R_{p1}$  toward the main frequency of  $P_1$ , resulting in slight increase in false triggering voltage.

The impacts of turn-off resistance of SW2 are illustrated in Figs. 18(e) and 19(g). When a small  $R_{q2-\text{off}}$  is applied, gate-loop's low-frequency response (below 50 MHz) could be damped, making the false triggering voltage rise slowly at the beginning of turn-on process. Thus, the maximum val\_\_\_\_\_f the false triggering voltage would decrease. However, to small  $R_{q2-\text{off}}$ 's poor performance in suppressing the resoirkan Karakaya hance peak, the minimum voltage would drop rapidly toward the negative gate limit of the GaN transistor.

ummary, reducing  $L_{
m ss2}$  along with employing welldesigned  $C_{gs2-ex}$  (Stage 2) and  $L_{power}$  (Stage 1 or 2) exhibits effectiveness in mitigating the false triggering voltage, while relocating  $C_{gs-ex}$  and using proper  $L_{ss1}$  have limited impacts. Despite the effectiveness of  $R_{q2-\text{off}}$ , there exists a penalty in a narrower negative safe margin of gate terminal.

Although the circuit parameters demonstrate their capability of mitigating the false turn-on, they still have limitations. For instance, when a higher switching speed is required, the false triggering voltage cannot be fully suppressed only by adjusting circuit parameters. Besides, in the applications where the circuit elements of CtrlSW and SyncSW are required to be symmetric (e.g., inverter applications), it is difficult to damp the fluctuation at gate terminal and retain high-voltage slew rate simultaneously. In Si-based bridge-leg, an efficient solution to false turn-on is to employ a large enough negative gate voltage supply (e.g., -5 V) for turn-off [38]. However, when a large negative gate bias is applied on GaN transistor, the minimum value of the false triggering voltage could approach gate terminal's negative limit.

In order to fully damp the false triggering voltage under various circuit conditions, it is essential to investigate into the proper negative gate voltage supplies as well as the ranges of circuit parameters, where the negative gate voltage could be employed to suppress the false turn-on without exceeding the negative gate voltage limit. Fig. 20 displays the upper and lower limits of the negative gate bias when the CtrlSW switches faster under 300 V input voltage ( $R_{q1-on} = 2 \Omega, dV_{ds1}/dt = 110 \text{ V/ ns}$ ). With negative gate voltage bias changing, the upper limit is reached when the maximum voltage of false triggering voltage pulse equals to  $V_{\rm th}$ , while the lower limit is attained when the minimum voltage meets the negative gate voltage limit of GaN transistor. The region where the upper limit is above the lower one indicates the ranges of circuit parameters, where it is possible to mitigate the false turn-on by employing a proper negative gate voltage bias. To prevent the false turn-on under fast switching circumstance with a properly designed negative gate voltage supply,  $L_{\rm ss}$  should be designed according to Fig. 20 (b), while power-loop inductance smaller than 7 nH is required. With regard to external-added gate-to-source capacitance, the optimum region of  $C_{
m gs2-ex}$  still works, whereas relocating  $C_{
m gs-ex}$  is undependable. In addition, reducing turn-off resistance  $R_{g2-\mathrm{off}}$  is unreliable neither, since the minimum value drops much faster than the maximum value of the false triggering voltage.

Compared with low-voltage devices, the high-voltage Emode GaN transistor occupies more space on PCB, on account of relatively large package and heat dissipation requirement [39]. As a result, it is hard to reduce the power-loop inductance to a very low value (e.g., below 5 nH). Thus, general design procedures for GaN-based converters containing bridge-leg configuration circuit are as follows. First, we can start with optimizing the power loop and extracting its inductance. Then, based on the design guidelines obtained from the analytical model, the parameters of gate drive circuit of both CtrlSW and SyncSW can be selected, including  $L_{ss}$ ,  $R_{g-off}$ , as well as the value and



Fig. 20. Upper and lower limits of negative gate voltage bias under different circuit parameters: (a), (b) Source-sense inductance  $L_{\rm ss1}$  and  $L_{\rm ss2}$ ; (c) power-loop inductance  $L_{\rm power}$ ; (d) external gate-to-source capacitance of SW  $_2$  C $_{\rm gs2-ex}$ ; (e) positions of C $_{\rm gs1-ex}$  and C $_{\rm gs2-ex}$ ; (f) turn-off resistance of SW  $_2$   $R_{\rm g2-off}$ .

location of  $C_{\rm gs-ex}$ . At last, identifying the maximum and minimum values of the false triggering voltages under the selected circuit parameters, and designing the optimum negative gate voltage bias for turn-off, to simultaneously achieve fast switching speed and suppress the false turn-on.

## V. CONCLUSION

In this paper, a continuous device/circuit analytical model is established to evaluate the false turn-on phenomenon of high-voltage E-mode GaN transistors in bridge-leg configuration. Device models are developed first, which take into account the nonlinear *I–V* and *C–V* characteristics of the high-voltage E-mode GaN transistor. Then, a circuit-level model, combining device behaviors with various circuit parameters, is established. Compared with the piecewise switching process model and PSpice simulation, the proposed model exhibits better performances. A testing circuit with a GaN-based bridge-leg is constructed to measure the critical waveforms with regard to false turn-on evaluation, including displacement current and

false triggering voltage pulse. Agreements between experimental results and theoretical analysis validate the proposed model. Owing to the complexity of false turn-on in GaN-based bridgeleg, the impacts of different circuit parameters are investigated, on account of the resonance between the displacement current and gate drive circuit. In order to mitigate the false turn-on problem without compromising the switching speed or exceeding the negative gate voltage limit of GaN transistor, optimization of negative gate voltage bias for turn-off is studied. The results indicate that reducing the SS inductance of SyncSW, adding properly designed external gate—source capacitances, and optimizing the power-loop inductance, along with employing well-designed negative gate voltage bias for turn-off, are the effective methods to mitigate the false turn-on problem.

# **APPENDIX**

# A. Ranges of Parameters Employed in the Equations for Device Modeling

TABLE A (I) RANGES OF PARAMETERS IN I-V EQUATIONS (1)–(5)

| $M_1$ , $M_5$                | $M_2$ , $M_6$                        | $M_3$ , $M_7$                     | $M_4$ , $M_8$       |  |  |
|------------------------------|--------------------------------------|-----------------------------------|---------------------|--|--|
| 1-20                         | 0.01-0.2                             | $-5 \times 10^{-4} \sim -10^{-4}$ | $10^{-5} - 10^{-2}$ |  |  |
| $F_2$ for lar                | ge-scale adjust                      | ment of the saturation            | region              |  |  |
| $M_9$                        | $M_{10}$                             | $M_{11}$                          | $M_{12}$            |  |  |
| 1-10                         | 0.8-1.2                              | 10-20                             | 0.9 - 1.1           |  |  |
| $I_{\mathrm{base}}$          | $F_3$ for linear region correction   |                                   |                     |  |  |
| β                            | $M_{13}$                             | $M_{14}$                          | $M_{15}$            |  |  |
| 1-10                         | 0.1-0.5                              | $-10 \sim -1$                     | 1-10                |  |  |
| Ibase                        | $F_4$ for transition zone adjustment |                                   |                     |  |  |
| λ                            | $M_{16}$                             | $M_{17}$                          | M <sub>18</sub>     |  |  |
| $3 \times 10^{-5} - 10^{-4}$ | 0.01 - 0.2                           | 0.8 - 1.2                         | 0.9 - 1.1           |  |  |

TABLE A (II)
RANGES OF PARAMETERS IN (6)

| n   | $N_0$           | $N_{1\mathrm{n}}$ | $N_{2\mathrm{n}}$              | $N_{3\mathrm{n}}$ |
|-----|-----------------|-------------------|--------------------------------|-------------------|
| 3–5 | $-0.5 \sim 0.5$ | $-0.5 \sim 1$     | $10^{-3}$ – $5 \times 10^{-2}$ | $-50 \sim 100$    |

TABLE A (III) RANGES OF PARAMETERS IN  $C\!-\!V_{\mathrm{ds}}$  (7)

| L    | ogarithm function | ns $F_5$           | Base cap        |
|------|-------------------|--------------------|-----------------|
| N    | $A_{ m n}$        | $V_{ m n}$         | $C_0$           |
| 3–5  | 10-100            | 10-200             | *               |
|      | Gaussian distri   | bution functions I | $F_6$           |
| M    | $B_{ m m}$        | $V_{ m m}$         | $\sigma_{ m m}$ |
| 5-15 | 1-10              | $-50 \sim 50$      | 1-10            |

Remarks: The units of the modeling result is "pF";

<sup>&</sup>quot;\*" denotes the constant capacitance under high  $V_{
m d\,s}$  .

TABLE A (IV) RANGES OF PARAMETERS EMPLOYED IN  $C_{\rm iss}{-}V_{\rm gs}$  (8)

| $P_0$                                                                       | $F_7$ for sharp rise around $V_{ m th}$ Gaussian functions $R$ |                           | functions $F_{10}$    |                       |  |  |
|-----------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------|-----------------------|-----------------------|--|--|
| P <sub>0</sub><br>200–500                                                   | P <sub>1</sub><br>50–100                                       | P <sub>2</sub><br>50–100  | k<br>5–10             | $B_{\rm k}$ -10~20    |  |  |
| $F_8$ and $F_9$ for variation trend adjustment before and after $V_{ m th}$ |                                                                |                           |                       |                       |  |  |
| P <sub>3</sub> , P <sub>8</sub><br>50–100                                   | $P_4, P_6, P_9$<br>0.5–1                                       | $P_5, P_7, P_{10}$<br>1–3 | $V_{\rm k}$ $-1\sim3$ | $\sigma_{ m k}$ 0.1–1 |  |  |

Remarks: The unit of the modeling result is "pF."

 $TABLE\ A\ (V)$  Ranges of Parameters Employed in (9)

| $Q_1$    | $Q_2$  | $Q_3$                        | $Q_4$   |
|----------|--------|------------------------------|---------|
| -0.5~0.5 | -0.5~1 | $10^{-3} - 5 \times 10^{-2}$ | -50~100 |

## B. Matrix for Iterative Computation

$$A = |AP_1 A P_2| \tag{B.1}$$

where

$$B = \left[ \frac{V_{\text{BUS}}}{p_3} 0 \frac{V_{\text{dd1}}}{L_{\text{dr1}}} B_7 I_{\text{ch1}} C_7 I_{\text{ch1}} 0 \frac{V_{\text{BUS}} p_1}{p_3 (p_1 + q_1)} 0 \right]$$

$$\frac{V_{\text{BUS}}}{p_3} 0 \frac{V_{\text{dd2}}}{L_{\text{dr2}}} 0 0 \frac{V_{\text{BUS}} p_2}{p_3 (p_2 + q_2)} \frac{-I_f}{C_{\text{diode2}}} \right]^T \quad (B.2)$$

$$A_1 = -R_1/p_3 (B.3)$$

$$A_5 = -q_1/[p_3(p_1+q_1)]$$
 (B.4)

$$A_7 = R_1/p_3 - p_1 R_3/[p_3(p_1 + q_1)]$$
 (B.5)

$$A_9 = -R_2/p_3 (B.6)$$

$$A_8 = -p_1/p_3(p_1 + q_1)$$
 (B.7)

$$A_{13} = -q_2/[p_3(p_2 + q_2)]$$
 (B.8)

$$A_{15} = R_2/p_3 - p_2 R_4/[p_3(p_2 + q_2)]$$
 (B.9)

$$A_{16} = -p_2/[p_3(p_2 + q_2)]$$
 (B.10)

$$B_1 = C_{\text{gd}1}/(C_{\text{gd}1}C_{\text{gs}1} + C_{\text{ds}1}C_{\text{gd}1} + C_{\text{ds}1}C_{\text{gs}1})$$
 (B.11)

$$B_2 = (C_{\text{gd1}} + C_{\text{ds1}})/(C_{\text{gd1}}C_{\text{gs1}} + C_{\text{ds1}}C_{\text{gd1}})$$

$$+ C_{\rm ds1} C_{\rm gs1}$$
 (B.12)

$$B_7 = -C_{\text{gd1}}/(C_{\text{gd1}}C_{\text{gs1}} + C_{\text{ds1}}C_{\text{gd1}} + C_{\text{ds1}}C_{\text{gs1}})$$
(B.13)

$$C_1 = (C_{\text{gd1}} + C_{\text{gs1}})/(C_{\text{gd1}}C_{\text{gs1}} + C_{\text{ds1}}C_{\text{gd1}} + C_{\text{ds1}}C_{\text{gs1}})$$
(B.14)

$$C_2 = C_{\text{gd1}}/(C_{\text{gd1}}C_{\text{gs1}} + C_{\text{ds1}}C_{\text{gd1}} + C_{\text{ds1}}C_{\text{gs1}})$$
 (B.15)

$$C_7 = -\left(C_{\text{gd1}} + C_{\text{gs1}}\right) / \left(C_{\text{gd1}}C_{\text{gs1}} + C_{\text{ds1}}C_{\text{gd1}} + C_{\text{ds1}}C_{\text{gs1}}\right)$$

(B.16)

$$D_1 = -p_1 R_1 / [p_3(p_1 + q_1)]$$
 (B.17)

$$D_5 = 1/(p_1 + q_1) - p_1 q_1/[p_3(p_1 + q_1)^2]$$
 (B.18)

$$D_7 = \{-R_3 + p_1[R_1 - p_1R_3/(p_1 + q_1)]/p_3\}/(p_1 + q_1)$$
(B.19)

$$D_8 = -1/(p_1 + q_1) - p_1^2/[p_3(p_1 + q_1)^2]$$
 (B.20)

$$D_9 = -p_1 R_2 / [p_3(p_1 + q_1)]$$
 (B.21)

$$D_{13} = -p_1 q_2 / [p_3 (p_1 + q_1)(p_2 + q_2)]$$
 (B.22)

$$D_{15} = p_1[R_2 - p_2R_4/(p_2 + q_2)]/[p_3(p_1 + q_1)]$$
 (B.23)

$$D_{16} = -p_1 p_2 / [p_3 (p_1 + q_1)(p_2 + q_2)]$$
 (B.24)

$$E_1 = -R_1/p_3 (B.25)$$

$$E_5 = -q_1/[p_3(p_1 + q_1)]$$
 (B.26)

$$E_7 = R_1/p_3 - p_1 R_3/[p_3(p_1 + q_1)]$$
 (B.27)

$$E_8 = -p_1/[p_3(p_1 + q_1)]$$
 (B.28)

$$E_{13} = -q_2/[p_3(p_2 + q_2)]$$
 (B.29)

$$E_9 = -R_2/p_3 (B.30)$$

$$E_{16} = -p_2/[p_3(p_2 + q_2)]$$
 (B.31)

$$E_{15} = R_2/p_3 - p_2R_4/[p_3(p_2 + q_2)]$$
(B.32)  

$$F_9 = C_{\rm gd2}/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.33)  

$$F_{10} = -(C_{\rm gd2} + C_{\rm ds2})/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.34)  

$$F_{15} = -C_{\rm gd2}/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.35)  

$$G_9 = (C_{\rm gd2} + C_{\rm gs2})/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.36)  

$$G_{10} = -C_{\rm gd2}/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$

$$G_{10} = -C_{\rm gd2}/(C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.37)

$$G_{15} = - (C_{\rm gd2} + C_{\rm gs2}) / (C_{\rm gd2}C_{\rm gs2} + C_{\rm ds2}C_{\rm gd2} + C_{\rm ds2}C_{\rm gs2})$$
(B.38)

$$H_1 = -p_2 R_1/[p_3(p_2 + q_2)]$$
 (B.39)

$$H_5 = -p_2 q_1/[p_3(p_1+q_1)(p_2+q_2)]$$
 (B.40)

$$H_7 = p_2[R_1 - p_1R_4/(p_1 + q_1)]/[p_3(p_2 + q_2)]$$
 (B.41)

$$H_8 = -p_1 p_2 / [p_3 (p_1 + q_1)(p_2 + q_2)]$$
 (B.42)

$$H_9 = -p_2 R_2 / [p_3 (p_2 + q_2)]$$
 (B.43)

$$H_{13} = \{1 - p_2 q_2 / [p_3 (p_2 + q_2)]\} / (p_2 + q_2)$$
 (B.44)

$$H_{15} = \{-R_4 + p_2[R_2 - p_2R_3/(p_2 + q_2)]/p_3\}/(p_2 + q_2)$$
(B.45)

$$H_{16} = \{-1 - p_2^2/[p_3(p_2 + q_2)]\}/(p_2 + q_2),$$
 (B.46)

where

$$\begin{split} L_{dr1} &= L_{g1} + L_{ss1}; \\ L_{l1} &= L_{g1-l} + L_{s1-l} + L_{g1-in} + L_{ss1-in}; \\ L_{dr2} &= L_{g2} + L_{ss2}; \\ L_{l2} &= L_{g2-l} + L_{s2-l} + L_{g2-in} + L_{ss2-in}; \\ p_1 &= L_{d1-in} + L_{s1-in}; \\ p_2 &= L_{d2-in} + L_{s2-in}; \\ q_1 &= L_{c1} + L_{a1}; \\ q_2 &= L_{c2} + L_{a2}; \\ p_3 &= \frac{p_1 q_1}{p_1 + q_1} + \frac{p_2 q_2}{p_2 + q_2} + L_{d1-ex} + L_{s1-ex} \\ &+ L_{d2-ex} + L_{s2-ex}. \end{split}$$

# C. Equations for Gate-Loop's Impedance

$$H_0 = R_{a2-in} + R_{a2}$$
 (C.1)

$$H_1 = L_{l2} + L_{dr2} + R_{g2-in}R_{g2}C_{gs2-ex}$$
 (C.2)

$$H_2 = (R_{q2}L_{l2} + R_{q2-in}L_{dr2})C_{gs2-ex}$$
 (C.3)

$$H_3 = L_{l2}L_{dr2}C_{gs2-ex}$$
 (C.4)

$$J_0 = 1 \tag{C.5}$$

$$J_1 = R_{a2}C_{as2} + R_{a2}C_{as2-ex} + R_{a2-in}C_{es2}$$
 (C.6)

$$J_{2} = L_{dr2}C_{gs2} + L_{dr2}C_{gs2-ex} + R_{g2-in}R_{g2}C_{gs2}C_{gs2-ex} + L_{l2}C_{gs2}$$
(C.7)

$$J_3 = R_{g2-\text{in}} L_{\text{dr}2} C_{\text{gs}2} C_{\text{gs}2-\text{ex}} + R_{g2-\text{in}} L_{l2} C_{\text{gs}2} C_{\text{gs}2-\text{ex}}$$
(C.8)

$$J_4 = L_{l2}L_{dr2}C_{gs2}C_{gs2-ex}$$
 (C.9)

where

$$L_{l2} = L_{g2-l} + L_{s2-l} + L_{g2-in} + L_{ss2-in};$$
  
$$L_{dr2} = L_{g2} + L_{ss2}.$$

#### REFERENCES

- [1] X. Huang, Z. Liu, Q. Li, and F. C. Lee, "Evaluation and application of 600 V GaN HEMT in cascode structure," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2453–2461, May 2014.
- [2] M. H. Kwan et al., "CMOS-compatible GaN-on-Si field-effect transistors for high voltage power applications," in Proc. IEEE Electron Devices Meeting, San Francisco, CA, USA, 2014, pp. 17.6.1–17.6.4.
- [3] D. Ueda, "Renovation of power devices by GaN-based materials," in Proc. IEEE Electron Devices Meeting, Washington, DC, USA, 2015, pp. 16.4.1–16.4.4.
- [4] S. Kaneko et al., "Current-collapse-free operations up to 850 V by GaN-GIT utilizing hole injection from drain," in Proc. IEEE 27th Int. Symp. Power Semicond. Devices IC's, Hong Kong, 2015, pp. 41–44.
- [5] M. V. Hove et al., "CMOS process-compatible high-power low-leakage AlGaN/GaN MISHEMT on silicon," *IEEE Electron Device Lett.*, vol. 33, no. 5, pp. 667–669, May 2012.
- [6] Y. F. Wu, J. Gritters, L. Shen, R. P. Smith, and B. Swenson, "kV-class GaN-on-Si HEMTs enabling 99% efficiency converter at 800 V and 100 kHz," IEEE Trans. Power Electron., vol. 29, no. 6, pp. 2634–2637, Jun. 2014.
- [7] K. Y. R. Wong et al., "A next generation CMOS-compatible GaN-on-Si transistors for high efficiency energy systems," in Proc. IEEE Electron Devices Meeting, Washington, DC, USA, 2015, pp. 9.5.1–9.5.4.
- [8] Y. Uemoto et al., "Gate injection transistor (GIT)—A normally-off Al-GaN/GaN power transistor using conductivity modulation," IEEE Trans. Electron Devices, vol. 54, no. 12, pp. 3393–3399, Dec. 2007.
- [9] D. Reusch and J. Strydom, "Understanding the effect of PCB layout on circuit performance in a high-frequency gallium-nitride-based point of load converter," *IEEE Trans. Power Electron.*, vol. 29, no. 4, pp. 2008–2015, Apr. 2014.
- [10] W. Zhang, X. Huang, F. C. Lee, and Q. Li, "Gate drive design considerations for high voltage cascode GaN HEMT," in *Proc. IEEE Appl. Power Electron. Conf. Expo.*, Fort Worth, TX, USA, 2014, pp. 1484–1489.
- [11] R. Khanna, A. Amrhein, W, Stanchina, G. Reed, and Z. Mao, "An analytical model for evaluating the influence of device parasitics on Cdv/dt induced false turn-On in SiC mosfets," in *Proc. 28th Annu. IEEE Appl. Power Electron. Conf. Expo.*, Long Beach, CA, USA, 2013, pp. 518–525.
- [12] S. Jahdi, O. Alatise, J. O. Gonzalez, L. Ran, and P. Mawby, "Comparative analysis of false turn-on in silicon bipolar and SiC unipolar power devices," in *Proc. IEEE Energy Convers. Congr. Expo.*, Montreal, QC, Canada, 2015, pp. 2239–2246.
- [13] A. Nishigaki, H. Umegami, F. Hattori, W. Martinez, and M. Yamamoto, "An analysis of false turn-on mechanism on power devices," in *Proc. IEEE Energy Convers. Congr. Expo.*, Pittsburgh, PA, USA, 2014, pp. 2988–2993.
- [14] H. Ishibashi, A. Nishigaki, H. Umegami, W. Martinez, and M. Yamamoto, "An analysis of false turn-on mechanism on high-frequency power devices," in *Proc. IEEE Energy Convers. Congr. Expo.*, Montreal, QC, USA, 2015, pp. 2247–2253.
- [15] R. K. Burra, S. K. Mazumder, and R. Huang, "DV/DT related spurious gate turn-on of bidirectional switches in a high-frequency cycloconverter," *IEEE Trans. Power Electron.*, vol. 20, no. 6, pp. 1237–1243, Nov. 2005.
- [16] Q. Zhao and G. Stojcic, "Characterization of Cdv/dt induced power loss in synchronous buck DC-DC converters," *IEEE Trans. Power Electron.*, vol. 22, no. 4, pp. 1505–1513, Jul. 2007.
- [17] A. Lemmon, M. Mazzola, J. Gafford, and C. Parker, "Instability in half-bridge circuits switched with wide band-gap transistors," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2380–2392, May 2014.

- [18] J. Wang and H. S. Chung, "Impact of parasitic elements on the spurious triggering pulse in synchronous buck converter," *IEEE Trans. Power Electron.*, vol. 29, no. 12, pp. 6672–6685, Dec. 2014.
- [19] J. Klein, "Shoot-through in synchronous buck converters," Fairchild Semicond., Sunnyvale, CA, USA, Tech. Rep. AN-6003, 2003. [Online]. Available: http://www.fairchildsemi.com/
- [20] A. Elbanhawy, "MOSFET susceptibility to cross conduction," in *Proc. Power Electron. Technol.*, Apr. 2005, pp. 26–33.
- [21] S. Mappus, "DV/DT immunity improved in synchronous buck converter," in *Proc. Power Electron. Technol.*, Jul. 2005, pp. 30–36.
- [22] T. Wu, "Cdv/dt induced turn-on in synchronous buck regulators," Int. Rectifier, El Segundo, CA, USA, Tech. Rep., 2007 [Online]. Available: http://www.irf.com/, doi: 10.1109/TPEL.2013.2268058
- [23] GS66508P Preliminary Datasheet, Rev. 150406, 2015, [Online]. Available: http://www.gansystems.com/
- [24] IPZ60R125P6 Datasheet, 2015, [Online]. Available: http://www.infineon.com/
- [25] EPC2015 Datasheet, 2013, [Online]. Available: http://epc-co.com/
- [26] K. Peng, S. Eskandari, and E. Santi, "Analytical loss model for power converters with SiC MOSFET and SiC Schottky diode pair," in *Proc. IEEE Energy Convers. Congr. Expo.*, Montreal, QC, USA, 2015, pp. 6153–6160.
- [27] K. Wang, X. Yang, H. Li, H. Ma, X. Zeng, and W. Chen, "An analytical switching process model of low-voltage eGaN HEMTs for loss calculation," *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 635–647, Jan. 2016.
- [28] M. Ťapajna, O. Hilt, E. Bahat-Treidel, J. Würfl, and J. Kuzmík, "Investigation of gate-diode degradation in normally-off p-GaN/AlGaN/GaN high electron-mobility transistors," *Appl. Phys. Lett.*, vol. 107, no. 19, 2015, Art. no. 193506.
- [29] C. Lin, Y, Liu, J, Lai, and B. Chen, "High-voltage GaN HEMT evaluation in micro-inverter applications," in *Proc. IEEE Appl. Power Electron. Conf. Expo.*, Charlotte, NC, USA, 2015, pp. 2474–2480.
- [30] X. Huang, W. Du, F. C. Lee, Q. Li, and Z. Liu, "Avoiding Si MOSFET avalanche and achieving zero-voltage switching for cascode GaN devices," *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 593–600, Jan. 2016.
- [31] S. Brueske and F. W. Fuchs, "Analysis of the switching behavior of 650 V GaN semiconductors and design of a two-step gate voltage driver," in *Proc. Int. Exhib. Conf. Power Electron., Intell. Motion, Renewable Energy Energy Manage.*, Nuremberg, Germany, 2015, pp. 1369–1376.
- [32] GaN Systems, Inc., "How to drive GaN enhancement mode power switching transistors, GN001. [Online]. Available: http://www.gansystems.com/
- [33] GS66508P PSpice Model (GaN Systems). [Online]. Available: http:// www.gansystems.com/
- [34] R. Chu *et al.*, "1200-V normally off GaN-on-Si field-effect transistors with low dynamic on-resistance avoiding Si MOSFET avalanche and achieving zero-voltage switching for cascode GaN devices," *IEEE Electron Device Lett.*, vol. 32, no. 5, pp. 632–634, May 2011.
- [35] Z. Zhang et al., "Impact of ringing on switching losses of wide band-gap devices in a phase-leg configuration," in Proc. IEEE Appl. Power Electron. Conf. Expo., Fort Worth, TX, USA, 2014, pp. 2542–2549.
- [36] Z. Liu, X. Huang, F. C. Lee, and Q. Li, "Package parasitic inductance extraction and simulation model development for the high-voltage cascode GaN HEMT," *IEEE Trans. Power Electron.*, vol. 27, no. 5, pp. 2657–2672, May 2012.
- [37] P. Anthony, N. McNeill, and D. Holliday, "A first approach to a design method for resonant gate driver architectures," *IEEE Trans. Power Electron.*, vol. 27, no. 8, pp. 3855–3868, Aug. 2012.
- [38] CREE, Inc., CGD15HB62P Datasheet, 2015. [Online]. Available: http://www.cree.com/
- [39] GaN Systems, Inc., Thermal analysis and PCB design guidelines for GaN enhancement mode power switching transistors, GN005, 2014. [Online]. Available: http://www.gansystems.com/



Ruiliang Xie (S'13) received the B.S. degree in material science and engineering from Xi'an Jiaotong University, Xi'an, China, and the Engineer Diploma in general engineering from the Ecole Centrale de Nantes, Nantes, France. He is currently working toward the dual Ph.D. degree in power electronics in the School of Electrical Engineering, Xi'an Jiaotong University, and the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong.



Hanxing Wang (S'14) received the B.S. degree in electronic and information engineering from Zhejiang University, Hangzhou, China, in 2012. She is currently working toward the Ph.D. degree in the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong.



Gaofei Tang is currently working toward the Ph.D. degree in electronic device in the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong.



**Xu Yang** (M'02) received the B.S. and Ph.D. degrees in electrical engineering from Xi'an Jiaotong University, Xi'an, China, in 1994 and 1999, respectively.

Since 1999, he has been a member of the faculty of the School of Electrical Engineering, Xi'an Jiaotong University, where he is currently a Professor. His research interests include soft-switching topologies, PWM control techniques and power electronic integration, and packaging technologies.



**Kevin J. Chen** (M'96–SM'06–F'14) received the B.S. degree from Peking University, Beijing, China, and the Ph.D. degree from the University of Maryland, College Park, MD, USA, in 1988 and 1993, respectively.

He is currently a Professor in the Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong. He is an Editor of the IEEE TRANSACTIONS ON ELECTRON DEVICES.



# An Analytical Model for False Turn-On Evaluation of High-Voltage Enhancement-Mode GaN Transistor in Bridge-Leg Configuration

Xie, Ruiliang; Wang, Hanxing; Tang, Gaofei; Yang, Xu; Chen, Kevin J.

| 01 | Furkan Karakaya                                               | Page 2 |
|----|---------------------------------------------------------------|--------|
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 02 | Furkan Karakaya                                               | Page 2 |
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 03 | Furkan Karakaya                                               | Page 2 |
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 04 | Furkan Karakaya                                               | Page 3 |
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 05 | Furkan Karakaya                                               | Page 3 |
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 06 | Furkan Karakaya                                               | Page 4 |
|    | 3/11/2017 6:35                                                |        |
|    |                                                               |        |
| 07 | Furkan Karakaya                                               | Page 4 |
|    | 3/11/2017 6:35                                                |        |
|    | Thermal dirençleri dışında tüm karakteristiği bizimkiyle aynı |        |
|    |                                                               |        |
| 08 | Furkan Karakaya                                               | Page 4 |
|    | 3/11/2017 6:35                                                |        |

| 09 | Furkan Karakaya       | Page 4 |
|----|-----------------------|--------|
|    | 3/11/2017 6:35        |        |
|    | Capacitance modelling |        |
|    |                       |        |
| 10 | Furkan Karakaya       | Page 5 |
|    | 3/11/2017 6:35        |        |
| 11 | Furkan Karakaya       | Page 5 |
|    | 13/11/2017 7:10       |        |
|    |                       |        |
| 12 | Furkan Karakaya       | Page 5 |
|    | 13/11/2017 7:10       |        |
|    |                       |        |
| 13 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 14 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 15 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 16 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 17 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 18 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |
|    |                       |        |
| 19 | Furkan Karakaya       | Page 8 |
|    | 4/11/2017 15:01       |        |

| 20 | Furkan Karakaya                                                                    | Page 8   |
|----|------------------------------------------------------------------------------------|----------|
|    | 4/11/2017 15:01                                                                    |          |
|    |                                                                                    |          |
| 21 | Furkan Karakaya                                                                    | Page 8   |
|    | 4/11/2017 15:01                                                                    |          |
|    |                                                                                    |          |
| 22 | Furkan Karakaya                                                                    | Page 8   |
|    | 4/11/2017 15:01                                                                    |          |
|    |                                                                                    |          |
| 23 | Furkan Karakaya                                                                    | Page 9   |
|    | 3/11/2017 6:35<br>Vgs'deki dalgalanmaların nasıl kontrol altına alınacağı hakkında |          |
|    | vgs deki dalgalarimalarir hasii kontrol altina alinabagi hakkinda                  |          |
| 24 | Furkan Karakaya                                                                    | Page 10  |
|    | 3/11/2017 6:35                                                                     | <u> </u> |
|    |                                                                                    |          |
| 25 | Furkan Karakaya                                                                    | Page 11  |
|    | 3/11/2017 6:35                                                                     |          |
|    |                                                                                    |          |
| 26 | Furkan Karakaya                                                                    | Page 12  |
|    | 21/11/2017 13:49                                                                   |          |
|    |                                                                                    |          |
| 27 | Furkan Karakaya                                                                    | Page 12  |
|    | 21/11/2017 13:49                                                                   |          |
|    |                                                                                    | D 44     |
| 28 | Furkan Karakaya                                                                    | Page 14  |
|    | 21/11/2017 13:49                                                                   |          |
| 29 | Furkan Karakaya                                                                    | Page 14  |
| 23 | 21/11/2017 13:49                                                                   | T age 14 |
|    |                                                                                    |          |
| 30 | Furkan Karakaya                                                                    | Page 14  |
|    | 21/11/2017 13:49                                                                   |          |
|    |                                                                                    |          |